University of Limerick
Browse

FPGA-based multi-phase digital pulse width modulator with dual-edge modulation

Download (287.84 kB)
conference contribution
posted on 2017-10-17, 11:38 authored by Martin Josef Scharrer, Mark HaltonMark Halton, Tony ScanlanTony Scanlan, Karl Rinne
This paper proposes a new FPGA-based architecture for a multi-phase digital pulse width modulator (MP-DPWM). A novel fine-leading/coarse-trailing edge modulation is applied to allow the sharing of a single fine resolution block for all phases. Specifically, the architecture takes advantage of Digital Clock Manager (DCM) blocks available in modern FPGAs to produce four clock phases from a single clock input to increase the resolution by two bit. An optimized counter/shift-register block is detailed which reduces the size and increases the maximum clock frequency of the architecture for certain numbers of phases. The design was successfully implemented on a low-cost Xilinx Spartan-3 FPGA 9-bit resolution with a switching frequency of 1 MHz and 2-16 phases.

History

Publication

Applied Power Electronics Conference and Exposition (APEC);pp. 1075-1080

Publisher

IEEE Computer Society

Note

peer-reviewed

Other Funding information

EI

Rights

© 2010 IEEE. Personal use of this material is permitted. Permission from IEEE must be obtained for all other uses, in any current or future media, including reprinting/republishing this material for advertising or promotional purposes, creating new collective works, for resale or redistribution to servers or lists, or reuse of any copyrighted component of this work in other works.

Language

English

Usage metrics

    University of Limerick

    Categories

    No categories selected

    Exports

    RefWorks
    BibTeX
    Ref. manager
    Endnote
    DataCite
    NLM
    DC